LFXP2-17E-5FN484C - Brand New LATTICE FPGAs (Field Programmable Gate Array)
-
Description
The LFXP2-17E-5FN484C is an Electronic Component Model in the category of FPGAs (Field Programmable Gate Array).
Specifications and features
The EP300 PowerPC bus arbiter provides all the necessary functions to arbitrate multiple bus masters directly connected to the PowerPC host bus. The arbiter supports separate address and data bus tenure to realize the high performance allowed by the PowerPC bus architecture. At any given cycle, up to two simultaneous bus accesses are allowed.
The features of LFXP2-17E-5FN484C include:
- Fully supports PowerPC™ 60x bus protocol, include PowerPC 603, 604, 740, 750 and 8260.
- Supports up to eight PowerPC bus masters with unlimited slave device support.
- Supports two outstanding bus accesses.
- Supports address only transfer and address bus retry.
- Independent address bus and data bus tenure with separate bus grant and data bus grant.
- Option for fixed priority assignment or rotating priority scheme.
- Designed for ASIC or programmable logic device implementations in various system environments.
- Fully static design with edge triggered flip-flops.
- Optimized for ispXPGA product family.
Application Scenarios
The LFXP2-17E-5FN484C can be used in various applications that require the arbitration of multiple bus masters connected to the PowerPC host bus. It is suitable for ASIC or programmable logic device implementations in different system environments.
Comparison
Advantages- Provides all the necessary functions to arbitrate multiple bus masters directly connected to the PowerPC host bus.
- Supports up to eight PowerPC bus masters with unlimited slave device support.
- Supports two outstanding bus accesses.
- Supports address only transfer and address bus retry.
- Independent address bus and data bus tenure with separate bus grant and data bus grant.
- Option for fixed priority assignment or rotating priority scheme.
- Designed for ASIC or programmable logic device implementations in various system environments.
- Fully static design with edge triggered flip-flops.
- Optimized for ispXPGA product family.
Disadvantages- Not suitable for applications that do not require bus arbitration.
-
Similar parts: 3140 , Click to view
-
Datasheet
-
Shopping guide
Delivery period:
- - Will ship out in 2-3 days
- - DHL Express: 3-7 business days
- - DHL eCommerce: 12-22 business days
- - FedEx International Priority: 3-7 business days
- - EMS: 10-15 business days
Shipping fee:
- - Automatic Email notification (above 5 times)
- - View in your order page
Shipping option:
DHL, FedEx, EMS, SF Express, and Registered Air MailShipping tracking:
- - Automatic Email notification (above 5 times)
- - View in your order page
How to Buy:
- - In-stock, Add to cart > Check out > Submit order > Complete payment >Delivery.
- - Inquiry, Add to inquiry sheet/Submit bom/inquire file/Send email us > Quote > Place order > Complete payment >Delivery.
- View more
Payment:
- - Paypal,Credit Card includes Visa, Master, American Express.
- - Wire transfer, include Local bank transfer.
- - Western Union.
- View more
- Datasheet: Download LFXP2-17E-5FN484C
- Chipdatas Part: CD87-LFXP2-17E-5FN484C
- Warehouse: China, Hong Kong
- Dispatch: Within 24 hours
- Free Shipping: Yes
- Prority Shipping: Yes, 3-5 days
- Last Updated: 2024/09/30 06:52 +0800
-
- Full Refund if you don't receive your order
- Full or Partial Refund , If the item is not as described
-
The fee is charged according to the rule of PayPal.
-
The fee is charged according to the rule of PayPal.
-
Western Union charge US$0.00 banking fee.
-
We recommend to use bank transfer for large orders to save on handling fees.
-
DHL(www.dhl.com)
$40 limited time offer. -
UPS(www.ups.com)
$40 limited time offer. -
FedEx(www.fedex.com)
$40 limited time offer. -
Registered Mail(www.singpost.com)
Free shipping without minimum order.