
⚠ All product names, trademarks, brands, and logos on this site are the property of their respective owners. Their use is for identification purposes only and does not imply any affiliation or authorization from the rights holders. We are not authorized dealers or distributors of the brand. The warranty is provided by us, not the original manufacturer.
MT48LC16M8A2P-75:G
MT48LC16M8A2P-75:G - Brand New Micron Technology Inc. Memory ICs
- One-month free return and one year warranty.
- Full or Partial Refund, if the item is not as described
- Full Refund if you don't receive your order
General Description
The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing
134,217,728 bits. It is internally configured as a quad-bank DRAM with a
synchronous interface (all signals are registered on the positive edge of the
clock signal, CLK). Each of the x4’s 33,554,432-bit banks is organized as 4096
rows by 2048 columns by 4 bits. Each of the x8’s 33,554,432-bit banks is
organized as 4096 rows by 1024 columns by 8 bits. Each of the x16’s
33,554,432-bit banks is organized as 4096 rows by 512 columns by 16 bits.
Read and write accesses to the SDRAM are burst-oriented; accesses start at a
selected location and continue for a programmed number of locations in a
programmed sequence. Accesses begin with the registration of an ACTIVE
command, which is then followed by a READ or WRITE command. The address bits
registered coincident with the ACTIVE command are used to select the bank and
row to be accessed (BA[1:0] select the bank; A[11:0] select the row). The
address bits registered coincident with the READ or WRITE command are used to
select the starting column location for the burst access.
The 128Mb SDRAM uses an internal pipelined architecture to achieve high-speed
operation. This architecture is compatible with the 2n rule of prefetch
architectures, but it also allows the column address to be changed on every
clock cycle to achieve a high speed, fully random access. Precharging one bank
while accessing one of the other three banks will hide the PRECHARGE cycles
and provide seamless, high-speed, random-access operation.
The 128Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh
mode is provided, along with a power-saving, power-down mode. All inputs and
outputs are LVTTL-compatible.
The devices offer substantial advances in DRAM operating performance,
including the ability to synchronously burst data at a high data rate with
automatic column-address generation, the ability to interleave between
internal banks to hide precharge time, and the capability to randomly change
column addresses on each clock cycle during a burst access.
Features
• PC100- and PC133-compliant
• Fully synchronous; all signals registered on positive edge of system clock
• Internal, pipelined operation; column address can be changed every clock
cycle
• Internal banks for hiding row access/precharge
• Programmable burst lengths (BL): 1, 2, 4, 8, or full page
• Auto precharge, includes concurrent auto precharge and auto refresh modes
• Auto refresh mode; standard and low power
– 64ms, 4096-cycle (industrial)
– 16ms, 4096-cycle refresh (automotive)
• LVTTL-compatible inputs and outputs
• Single 3.3V ±0.3V power supply
• AEC-Q100
• PPAP submission
• 8D response time
Shipping
| First item | Additional item | Service | Description |
|---|---|---|---|
| $0.00 | Free | Free Shipping | Estimated 15-30 business days via Registered Air Mail or others |
| $27.50 | Free | Expedited Shipping | Estimated delivery time is 3-5 business days, with some areas possibly taking 6-9 business days depending on the shipping address. The main courier companies include but are not limited to UPS, DHL, and FedEx. |
| $0.00 | Free | Buyer cooperating carrier | Using buyer's cooperating carrier. Buyer should create a shipping label and share it to us. And then we will call carrier for pickup |
| $38.00 | Free | Expedited Shipping | Estimated delivery time is 3-5 business days, with some areas possibly taking 6-9 business days depending on the shipping address. The main courier companies include but are not limited to UPS, DHL, and FedEx. |
Delivery
- The transportation time may be delayed due to customs clearance, local holidays or abnormal events.
- The estimated time is based on the fastest speed provided by commercial couriers (DHL, FedEx, UPS etc).
- The estimated time does not include the lead time of the item. The lead time of most items is 2–5 business days. If more than 5 working days are needed, we will manually confirm with you.
| Flag | Country | Express Delivery | Standard Delivery |
|---|---|---|---|
| United States | 3 - 5 days | 10-15 days | |
| Canada | 3 - 5 days | 10-20 days | |
| Mexico | 3 - 5 days | 10-17 days | |
| Germany | 3 - 5 days | 10-12 days | |
| Italy | 3 - 5 days | 10-15 days | |
| United Kingdom | 3 - 5 days | 10-12 days |
Estimated Delivery
This item requires 2-5 business days for processing before shipping after payment is confirmed. And depending on the destination and shipping method.
Return Policy
| Return window | Refund type | Return shipping |
|---|---|---|
| 60 days after receiving item | Money Back or Replacement | Buyer pays for return shipping |